# University of Guelph

ENGG\*2410: Digital Design

Combinational Logic Design "Trip-Genie" via Schematic Capture

## **Group (#8)**

Layal Alzaydi (1041786) Josiah Varghese (1043468) Giuliana Lowry (1013417) Mazen Hassan (0984322)

**Preformed On:** September 30th, 2019

**<u>Due Date:</u>** October 8th, 2019

#### **Problem Statement**

The problem introduced in this lab is that an owner of a small company is trying to find a more efficient way for his employers to sell his products. The problem is that his salespeople often make poor choices on routes between cities and spend more time on the road than they do selling his products. The goal for this lab is to use figure 1 and find the shortest route connecting any two cities. The group analysed the problem and broke it down by drawing sketches that shows the fastest routes between each pair of cities. These sketches were then used to find a solution for the owners problem.



Figure 1: Proto-board used in the Lab.

## **Assumptions and Constraints**

Some of the assumptions and constraints used in this lab are as follows:

- Assumed that Xilinx would perform any optimizations needed
- No hand optimizations were done
- Only AND/OR gates were to be used
- Schematic drawings were used to solve the problem

### **System Overview & Justification of Design**

The purpose of this lab is to find a solution for a given problem. The solution includes formulating the right circuit diagram. The circuit is then tested, debugged and verified so that the Xilinx software simulation and hardware implementation are correct.

During this lab, the group had to design a circuit diagram for the trip genie logic using Schematic drawings. First a truth table was formed from the given problem statement then Boolean equations were generated from the table. From these equations, a circuit diagram was derived using AND/OR gates. The trip genie Schematic included four inputs (name of cities) and six outputs (highway numbers). The Schematic was built so that when two switches are flipped to indicate the starting and ending cities, the LEDs would light for those highways that are on the fastest route connecting the two cities.

After checking that the Schematic was designed correct, a UCF file was then created for all the possible cases. There are 16 possible cases which are shown in figure 2. The FPGA board was then programmed and tested. Everything worked fine, with the LED lighting up to the corresponding highways.

## **Truth Table**

- C1→ Hootervill
- C2→ Mayberry
- C3→ Mt.Pilot
- C4→ Siler City

| C1<br>Input | C2<br>Input | C3<br>Input | C4<br>Input | HWY1 output | HWY2<br>output | HWY3<br>output | HWY4<br>output | HWY5<br>output | HWY6 output |
|-------------|-------------|-------------|-------------|-------------|----------------|----------------|----------------|----------------|-------------|
| 0           | 0           | 0           | 0           | 0           | 0              | 0              | 0              | 0              | 0           |
| 0           | 0           | 0           | 1           | 0           | 0              | 0              | 0              | 0              | 0           |
| 0           | 0           | 1           | 0           | 0           | 0              | 0              | 0              | 0              | 0           |
| 0           | 0           | 1           | 1           | 0           | 0              | 0              | 0              | 0              | 1           |
| 0           | 1           | 0           | 0           | 0           | 0              | 0              | 0              | 0              | 0           |
| 0           | 1           | 0           | 1           | 1           | 0              | 1              | 0              | 0              | 0           |
| 0           | 1           | 1           | 0           | 1           | 1              | 0              | 0              | 0              | 0           |
| 0           | 1           | 1           | 1           | 0           | 0              | 0              | 0              | 0              | 0           |
| 1           | 0           | 0           | 0           | 0           | 0              | 0              | 0              | 0              | 0           |
| 1           | 0           | 0           | 1           | 0           | 0              | 1              | 0              | 0              | 0           |
| 1           | 0           | 1           | 0           | 0           | 1              | 0              | 0              | 0              | 0           |
| 1           | 0           | 1           | 1           | 0           | 0              | 0              | 0              | 0              | 0           |
| 1           | 1           | 0           | 0           | 1           | 0              | 0              | 0              | 0              | 0           |
| 1           | 1           | 0           | 1           | 0           | 0              | 0              | 0              | 0              | 0           |
| 1           | 1           | 1           | 0           | 0           | 0              | 0              | 0              | 0              | 0           |
| 1           | 1           | 1           | 1           | 0           | 0              | 0              | 0              | 0              | 0           |

Figure 2: Truth Table

## **Logic Functions**

From the Truth table (Figure 2) above the following information was derived:

• 
$$F_1 = HWY_1$$

$$F_{1} = (\overline{C_{1}} \cdot C_{2} \cdot \overline{C_{3}} \cdot C_{4}) + (\overline{C_{1}} \cdot C_{2} \cdot C_{3} \cdot \overline{C_{4}}) + (C_{1} \cdot C_{2} \cdot \overline{C_{3}} \cdot \overline{C_{4}})$$

• 
$$F_2 = HWY_2$$

$$F_{2} = (\overline{C_{1}} \cdot C_{2} \cdot C_{3} \cdot \overline{C_{4}}) + (C_{1} \cdot \overline{C_{2}} \cdot C_{3} \cdot \overline{C_{4}})$$

• 
$$F_3 = HWY_3$$

$$F_{3} = (\overline{C_{1}} \cdot C_{2} \cdot \overline{C_{3}} \cdot C_{4}) + (C_{1} \cdot \overline{C_{2}} \cdot \overline{C_{3}} \cdot C_{4})$$

• 
$$F_{6} = HWY_{6}$$

$$F_{6} = (\overline{C_{1}} \cdot \overline{C_{2}} \cdot C_{3} \cdot C_{4})$$

# **Circuit Diagram**



Figure 3: Circuit Diagram

# **Symbol Diagram**



Figure 4: Symbol Diagram

## **Simulation**



Figure 5: Simulation

The simulation above (Figure 5) is the simulation of The Trip Genie. The four cities are represented as the inputs (c1, c2, c3, c4) and the highways listed as the outputs (h1, h2, h3, h6). The fastest route from each of the respective cities to another city is shown by the simulation.

#### **Test Bench**

```
-- *** Test Bench - User Defined Section ***
       tb : PROCESS
5.8
       constant period: time:= 20ns;
59
60
      BEGIN
61
      C1 <= '0';
62
      C2 <= '0';
63
      C3 <= '0';
64
      C4 <= '0';
65
      WAIT for period;
66
      assert (H1 = '0' AND H2 = '0' AND H3 = '0' AND H6 = '0')
67
      report "test failed for input combination 0000" severity error;
68
69
70
      C1 <= '0';
      C2 <= '0';
71
      C3 <= '0';
72
      C4 <= '1';
73
      WAIT for period;
74
       assert (H1 = '0' AND H2 = '0' AND H3 = '0' AND H6 = '0')
75
      report "test failed for input combination 0001" severity error;
76
77
      C1 <= '0';
78
      C2 <= '0';
79
      C3 <= '1';
80
      C4 <= '0';
81
      WAIT for period;
82
       assert (H1 = '0' AND H2 = '0' AND H3 = '0' AND H6 = '0')
83
       report "test failed for input combination 0001" severity error;
84
85
86
      C1 <= '0';
```

```
C2 <= '0';
 87
        C3 <= '1';
 88
        C4 <= '1';
 89
 90
       WAIT for period;
        assert (H1 = '0' AND H2 = '0' AND H3 = '0' AND H6 = '1')
 91
        report "test failed for input combination 0001" severity error;
 92
 93
        C1 <= '0';
 94
        C2 <= '1';
 95
        C3 <= '0';
 96
97
        C4 <= '0';
        WAIT for period;
98
        assert (H1 = '0' AND H2 = '0' AND H3 = '0' AND H6 = '0')
99
       report "test failed for input combination 0001" severity error;
100
101
        C1 <= '0';
102
        C2 <= '1';
103
        C3 <= '0';
104
        C4 <= '1';
105
        WAIT for period;
106
        assert (H1 = '1' AND H2 = '0' AND H3 = '1' AND H6 = '0')
107
        report "test failed for input combination 0001" severity error;
108
109
       C1 <= '0';
110
        C2 <= '1';
111
        C3 <= '1';
112
        C4 <= '0';
113
        WAIT for period;
114
        assert (H1 = '1' AND H2 = '1' AND H3 = '0' AND H6 = '0')
115
        report "test failed for input combination 0001" severity error;
116
```

```
C1 <= '0';
118
        C2 <= '1';
119
        C3 <= '1';
120
        C4 <= '1';
121
        WAIT for period;
122
        assert (H1 = '0' AND H2 = '0' AND H3 = '0' AND H6 = '0')
123
        report "test failed for input combination 0001" severity error;
124
125
126
       C1 <= '1';
       C2 <= '0';
127
        C3 <= '0';
128
        C4 <= '0';
129
130
       WAIT for period;
        assert (H1 = '0' AND H2 = '0' AND H3 = '0' AND H6 = '0')
131
        report "test failed for input combination 0001" severity error;
132
133
134
        C1 <= '1';
        C2 <= '0';
135
        C3 <= '0';
136
       C4 <= '1';
137
       WAIT for period;
138
        assert (H1 = '0' AND H2 = '0' AND H3 = '1' AND H6 = '0')
139
        report "test failed for input combination 0001" severity error;
140
141
       C1 <= '1';
142
       C2 <= '0';
143
        C3 <= '1';
144
        C4 <= '0';
145
        WAIT for period;
146
        assert (H1 = '0' AND H2 = '1' AND H3 = '0' AND H6 = '0')
147
```

```
report "test failed for input combination UUUL" severity error;
148
149
        C1 <= '1';
150
        C2 <= '0';
151
        C3 <= '1';
152
        C4 <= '1';
153
        WAIT for period;
154
        assert (H1 = '0' AND H2 = '0' AND H3 = '0' AND H6 = '0')
155
       report "test failed for input combination 0001" severity error;
156
157
        C1 <= '1';
158
        C2 <= '1';
159
        C3 <= '0';
160
        C4 <= '0';
161
       WAIT for period;
162
        assert (H1 = '1' AND H2 = '0' AND H3 = '0' AND H6 = '0')
163
        report "test failed for input combination 0001" severity error;
164
165
        C1 <= '1';
166
        C2 <= '1';
167
        C3 <= '0';
168
        C4 <= '1';
169
       WAIT for period;
170
        assert (H1 = '0' AND H2 = '0' AND H3 = '0' AND H6 = '0')
171
        report "test failed for input combination 0001" severity error;
172
173
        C1 <= '1';
174
        C2 <= '1';
175
        C3 <= '1';
176
177
        C4 <= '0';
178
        WAIT for period;
        assert (H1 = '0' AND H2 = '0' AND H3 = '0' AND H6 = '0')
179
        report "test failed for input combination 0001" severity error;
180
181
        C1 <= '1';
182
        C2 <= '1';
183
        C3 <= '1';
184
        C4 <= '1';
185
        WAIT for period;
186
        assert (H1 = '0' AND H2 = '0' AND H3 = '0' AND H6 = '0')
187
        report "test failed for input combination 0001" severity error;
188
189
        WAIT; -- will wait forever
190
        END PROCESS;
191
192 -- *** End Test Bench - User Defined Section ***
193
194 END;
```

Figure 6: Test Bench

# Advantages of Using FPGAs Versus Small Scale Integrated Circuits to Implement Logic Designs

Using an FPGA allows for the implementation of more complex designs in a shorter period of time when compared to a Small Scale Integrated Circuit. An FPGA eliminates the need for the designer to wire a breadboard resulting in less time required to debug the hardware. If the board is not behaving as expected, it is likely due to issues with the logic design itself, which can include an improperly drawn schematic or an improperly written UCF file. The designer can then focus on developing and testing the logic design instead of having to set up and verify the hardware.

# Advantages of Using Computer Aided Design in the form of Xilinx ISE Foundation Tools

Drawing a schematic in Xilinx provides the advantage of having the ability to check the schematic for errors before implementing the design onto an FPGA. If the software reports errors or warnings after attempting to verify the schematic, the debugging process can begin immediately. It informs the designer that there is a problem with either the schematic itself, the boolean function(s), or the truth table. The designer can then ensure there are no errors in the schematic before writing the test bench.

Simulating the design before programming the FPGA allows for the outputs and inputs to be verified before writing the UCF file and testing the board. If there are any discrepancies in the outputs, the software will report the set of inputs that lead to the discrepancies. The designer can then go back and know exactly which part of the schematic is incorrect which aids in the debugging process. If the input combinations in the simulation do not match those in the truth table, the designer can go back and add them to the test bench and re-run the simulation.

#### Results

A truth table was made using the given problem statement and diagram of the highways and cities. Using the true outputs in the truth table, four boolean functions were derived, each corresponding to F1, F2, F3, and F6 respectively. A schematic was first drawn by hand on paper using the boolean functions and then drawn in Xilinx. Using the truth table, a test bench was written for the simulation. A simulation was run and all outputs and inputs were checked to ensure that they matched the values listed in the truth table. A UCF file was written to link the input labels, the switches and the output labels to the LEDs. The board was programmed and then tested to ensure it functioned as expected.

#### **Procedure**

The inputs (C1, C2, C3, and C4) were controlled with four switches on the FPGA board. Input C1 was set to Hooterville, C2 was set to Mayberry, C3 was set to Mt.Pilot, and C4 was set to Siler City. When a switch was flipped up, the corresponding input would be set to 1. When a switch was down, the input would be set to 0. The outputs (F1, F2, F3, and F6) each corresponded to an LED above the switches. F1 was set to highway one, F2 was set to highway two, F3 was set to highway three, and F6 was set to highway six. Highways four and five were never true because there was no situation in which they would make up the shortest route and therefore were not assigned an LED.

When the number of switches flipped up was not equal to two, all outputs were zero. When the switches for Mt. Pilot and Siler City were flipped on, the LED for highway six turned on. When the switches for Mayberry and Siler City were flipped on, the LEDs for highways one and three turned on. When the switches for Mayberry and Mt. Pilot were flipped on, the LEDs for highways one and two turned on. When the switches for Hooterville and Siler City were flipped on, the LED for highway three turned on. When the switches for Hooterville and Mt. Pilot were flipped on, the LED for highway two turned on. When the switches for Hooterville and Mayberry were flipped on, the LED for highway one turned on.

### **Error Analysis**

The final results worked as expected and the outputs worked according to the information given. There were errors in the beginning which were caused by not choosing the highways that were the fastest route between the cities, but it was resolved before starting the schematic design. There were unexpected errors when making the schematic and led to errors when creating the testbench. This issue was caused by the Xilinx program and could not be solved, this resulted in designing the schematic from scratch again which resolved the previous issue and gave the proper testbench result. There was also an error when assigning values to the testbench for the outputs this was due to two extra values which were not supposed to be used in the testbench but was accidently added, this was resolved by removing the unwanted values.

#### Recommendations

For the future in order to be more efficient during the labs, there is a need to familiarize with the Xilinx program. This is to improve time efficiency when working during lab times so that the lab can progress much faster in the future. This can also help in understanding errors and implement solutions as soon as possible and do better in future labs.

### Conclusion

In conclusion, the purpose and objectives in this lab was met. Using the information given, a truth table, boolean functions and circuit diagrams for the fastest routes to each city was obtained. The circuits were tested and had no errors, it also produced an accurate results representing the problem given. During the lab, there were errors that would have resulted in a failed lab result but the group was able to adjust to the circumstances and work through it successfully. Overall, the results produced was understandable and was able to fulfil the objectives of the lab.